# A Voltage Quadruple DC-DC Converter with PFC

Cicy Mary Mathew, Kiran Boby, Bindu Elias

P.G. Scholar, cicymary@gmail.com, +91-8289817553

**Abstract**— A two inductor, interleaved power factor corrected converter exhibiting voltage quadruple characteristic is introduced. The proposed converter operates at a duty cycle more than 50%. The input P.F is improved along with reduced voltage stress Across the semiconductor devices. Also a high voltage gain is obtained almost 4 times that of a conventional boost converter. The simulation are carried out for 25 V AC input in MATLAB/SIMULINK 2010a, to justify the properties of the proposed converter

**Keywords**— Volt-sec balance, High voltage gain, Voltage quadruple, power factor, active PFC, Ripple cancellation, interleaved converter

## **INTRODUCTION**

To meet the challenges of ever-increasing power densities of today's AC/DC power supplies, designers are continuously looking for opportunities to maximize the power-supply efficiency, minimize its component count, and reduce the size of components. Fullbridge diode rectifier has long been used in AC/DC conversion due to its simple and robust circuit. A single DC/DC converter, which is connected after the rectifier, is then able to perform power factor correction (PFC) and output voltage regulation .When an electric load has a PF lower than 1, the apparent power delivered to the load is greater than the real power that the load consumes. Only the real power is capable of doing work, but the apparent power determines the amount of current that flows into the load, for a given load voltage. Power factor correction (PFC) is a technique of counter acting the undesirable effects of electric loads that create a power factor PF that is less than 1. Most of the research on PFC for nonlinear loads is actually related to the reduction of the harmonic content of the line current. There are several solutions to achieve PFC. There are two types of PFC 1) Passive PFC 2) Active PFC. The Active PFC is further classified into low-frequency and high-frequency Active PFC depending on the switching frequency.

The block diagram of power supply with Active PFC network is shown in figure. 1. Here we see it has an active PFC and a DC DC converter which works as a power conditioner and the load is connected. The load may be a DC load or an AC load connected through an inverter.

The operating principle of the proposed circuit is explained in detail in the following sections The circuit is divided into two sections : the PFC stage and the converter stage. Design of the components is also explained briefly in the third section. Section 4 shows the simulation results.



Figure.1 : Block diagram of power supply with an Active PFC

# **OPERATING PRINCIPLES**

An Active power factor correction makes the load behave like a resistor leading to near unity load power factor and the load generating negligible harmonics. The input current is similar to the input voltage waveform's wave shape. The proposed circuit consists of an input PFC stage connected to a boost DC DC converter via a DC link. The figure 1shows the block diagram of power supply with an Active PFC.



Figure. 2: Circuit diagram of the proposed DC DC converter with PFC

A bridgeless PFC circuit is used in the proposed circuit. In a conventional PFC rectifier, the output ground is always connected to the AC source through the full-bridge rectifier whereas, in the bridgeless PFC rectifier in Figure3, the output ground is connected to the AC source only during a positive half-line cycle, through the body diode of switch  $S_2$ , while during a negative half-line cycle the output ground is pulsating relative to the AC source with a high frequency (HF) and with an amplitude equal to the output voltage. This High Frequency pulsating voltage source charges and discharges the equivalent parasitic capacitance between the output ground and the AC line ground, resulting in a significantly increased common-mode noise. An inductor is connected at the DC side, the current through which is continuous for a large value of  $L_a$ .



Figure3. Active PFC Stage

The rectified output from the AC-DC PFC stage is stored in a DC-Link capacitor. This capacitor Acts like an input to the DC-DC boost converter stage. A voltage quadrupler DC-DC converter is used in this stage. This converter is so named as the gain is almost four times the gain of a conventional boost converter. The circuit is as shown in figure.4.



Figure. 4: DC-DC boost converter stage

The operation of this converter can be explained through its four operating modes. It has two switches  $S_1$  and  $S_2$ , the switching signals of whose are  $180^\circ$  out of phase with each other. The modes of operation of this converter is explained below.

1) Mode I ( $t_0 < t < t_1$ ): The switches S<sub>1</sub> and S<sub>2</sub> are ON, D<sub>1a</sub>, D<sub>1b</sub>, D<sub>2a</sub>, D<sub>2b</sub> are all OFF. The corresponding equivalent circuit is shown in Figure 5. From figure 5, it is seen that both  $i_{L1}$  and  $i_{L2}$  are increasing to store energy in L<sub>1</sub> and L<sub>2</sub>, respectively. The voltages Across diodes D<sub>1a</sub> and D<sub>2a</sub> are clamped to capacitor voltage V<sub>CA</sub> and V<sub>CB</sub>, respectively, and the voltages Across the diodes D<sub>1b</sub> and D<sub>2b</sub> are clamped to V<sub>C2</sub> minus V<sub>CB</sub> and V<sub>CA</sub>, respectively. Also, the load power is supplied from capacitorsC<sub>1</sub> and C<sub>2</sub>.

2) Mode II  $(t_1 < t < t_2)$ : For this operation mode, switch S<sub>1</sub> remains conducting and S<sub>2</sub> is turned OFF. Diodes D2a and D2bbecome conducting. The corresponding equivalent circuit is shown in Figure.6. It is seen from Figure.6 that part of stored energy in inductor L<sub>2</sub>as well as the stored energy of C<sub>A</sub> is now released to output capacitor C<sub>1</sub> and load. Meanwhile part of stored energy in inductorL<sub>2</sub> is stored in C<sub>B</sub>. In this mode, capacitor voltageV<sub>C1</sub> is equal to V<sub>CB</sub> plus V<sub>CA</sub>. Thus,  $i_{L1}$  still increases continuously and  $i_{L2}$  decreases linearly.

3) Mode III  $(t_3 < t < t_4)$ : For this operation mode, both S<sub>1</sub> and S<sub>2</sub> are turned ON. The corresponding equivalent circuit turns out to be the same as Figure.7

4) Mode  $IV(t_4 < t < t_5)$ : For this operation mode, switch S<sub>2</sub> remains conducting and S1 is turned OFF. Diodes D<sub>1a</sub> and D<sub>1</sub> become conducting. The corresponding equivalent circuit is shown in Figure.8 It is seen from Figure. 8 that the part of stored energy in inductor L<sub>1</sub> as well as the stored energy of C<sub>B</sub> is now released to output capacitor C<sub>2</sub> and load. Meanwhile, part of stored energy in inductor L<sub>1</sub> is stored in C<sub>A</sub>. In this mode, the output capacitor voltageV<sub>C2</sub> is equal to V<sub>CB</sub> plus V<sub>CA</sub>. Thus, i<sub>L2</sub> still increases continuously and i<sub>L1</sub> decreases linearly.

The equivalent theoretical waveforms of currents and voltages for the afore said modes is shown in figure9. Note that the voltage Across switches is low and also the circuit exhibits automatic current sharing without any need of extra circuitry.



Figure.5: Equivalent circuit of Mode 1 and 3 operation



Figure.6: Equivalent circuit of Mode 2 operation

International Journal of Engineering Research ( ISSN 2091-2730



Figure7 :Equivalent circuit of Mode 4 operation



Figure 8: Theoretical Waveforms

### **DESIGN OF COMPONENTS**

The value of the Input filter inductor, DC link capacitor, input inductors, blocking capacitors and output capacitors can be found by the equations discussed in subsection below.

The value of the inductor appropriate for proper working of the converter can be decided by the voltage sec balance of the inductor current. From voltage-sec balance principle

 $\Delta i_{L1} = \frac{V_{in}DT_s}{L_1} \tag{1}$ 

Since  $L_{1\approx} L_2$ , therefore

$$\Delta i_{l2} = \frac{V_{in}DT_s}{L_2} \tag{2}$$

Thus, for:

Vin = 25V D = 0.75 Ts

Let us assume a standard acceptable value of  $\Delta I_L$  as 2.4A. we get  $L_{1\approx}L_{2\approx}$  197.5H

The value of the capacitor appropriate for proper working of the converter can be decided by the charge balance of capacitor. The voltage Across the capacitor is approximately constant. Hence, the voltage ripple  $\Delta Vc$  is taken to be a very small value approximately 0.1V. The equations for the capacitor value are:

$$C_a = I_c + I_L(\frac{1-D}{\Delta V_c}T_s) \qquad (3)$$

Since  $C_a \approx C_b$  therefore

$$C_b = I_c + I_L(\frac{1-D}{\Delta V_C}T_s) \qquad (4)$$

Thus we get the values as  $C_a{\approx}\,C_b{\approx}\,30\mu F$ 

The value of the capacitor appropriate for proper working of the converter can be decided by the charge balance of capacitor. The voltage across the capacitor is approximately constant. Hence, the voltage ripple, 4Vc is taken to be a very small value approximately 0.1V The equations for the capacitor value are:

525

www.ijergs.org

st, 2015

$$C_2 = I_c + I_L(\frac{1-D}{\Delta V_c}T_s) \quad (5)$$

Since  $C_1 \approx C_2$  therefore

$$C_2 = I_c + I_L(\frac{1-D}{\Delta V_c}T_s) \quad (6)$$

Thus we get the values as  $C_1 \approx C_2 \approx 250 \ \mu F$ 

From the equivalent circuits of mode 1 and mode 2, we can get the relationship between the output voltage and voltage Across output capacitors as

$$V_o = V_{c1} + V_{c2} = \frac{4V_{in}}{1 - D} \quad (7)$$

Thus the voltage gain of the converter, M is

$$M = \frac{V_0}{V_{in}} = \frac{4}{1 - D}$$
(8)

To simplify the voltage stress analyses of the components of the proposed converter, the voltage ripples on the capacitors are ignored. The voltage stresses on Active powers switches  $S_3$  and  $S_4$  can be obtained directly as shown in the following equation:

$$V_{s3max} = V_{s2max} = \frac{V_o}{4}$$

Hence the voltage stress of Active switches of the converter is equal to one fourth of the output voltage, which enables one to adopt lower voltage rating devices to further reduce both switching and conduction losses. Also, from the equivalent circuits of mode 1 and 2 operation, the circuit voltage stress of diodes  $D_{1a}$ ,  $D_{1b}$ ,  $D_{2a}$  and  $D_{2b}$  can be obtained directly be written as:

$$V_{D1amax} = V_{D1bmax} = V_{D2bmax} = \frac{V_0}{2}$$
$$V_{D2amax} = \frac{V_0}{4}$$

#### SIMULATION RESULTS

The proposed circuit was simulated in MATLAB/SIMULINK. The AC input given was 25V, peak to peak. It is fed through a bridgeless PFC rectifier. Figure 10 shows input current . Figure 11 shows the voltage Across DC link. The value of inductor chosen is  $300\mu$ H and capacitor value is  $30\mu$ F. The inductors L<sub>1</sub> and L<sub>2</sub> are chosen as  $190\mu$ H. The blocking capacitors, C<sub>a</sub> and C<sub>b</sub> are chosen as  $30\mu$ F and output capacitors, C<sub>1</sub> and C<sub>2</sub> are chosen as  $250\mu$ F. MOSFET is chosen as switch. Switches S<sub>1</sub> and S<sub>2</sub> work at 40kHz switching frequency at 75% duty cycle. For the positive cycle only switch S<sub>1</sub> works while S<sub>2</sub> works for negative half cycle. Similarly the Switches S<sub>3</sub> and s<sub>4</sub> work at 40 kHz switching frequency and with 75% duty cycle. The signal to switches S<sub>3</sub> and S<sub>4</sub> are 180° out of phase with each other. Figure 10 shows the Simulink model. Figure 14 to figure 19 show the low voltage stresses on the semiconductor devices.



Fig.9 Simulation diagram

Fig 10 shows the input current waveform . From this we see that the input current is almost in phase with the input voltage. Therefore the power factor is nearer to unity. The simulation value of pf 0.98. also the input harmonic distortion is less than 40 percent.



Figure.10: Input A.C. Current

Figure 11 shows the DC link voltage. This voltage is the input to the boost converter section. For an input of 25 V A.C about 21.33V dc link voltage is obtained.



Figure.11: Voltage Across DC-Link Capacitor.

Figure 12 shows the inductor currents . From the result it is clear that input current ripple cancellation is taking place in effect as both the currents are seen to be in  $180^{\circ}$  phase shift.



Figure 12: Inductor currents  $I_{l1}$  and  $I_{l2}$ 

Figure 13 shows the output voltage. For a 25V A.C input a 325.33 output DC voltage is obtained.



Figure. 13 Output Voltage

Figure 14 to 17 show the voltage across diodes  $D_{1a} D_{1b} D_{2a}$  and  $D_{2b}$  respectively. From the results it is clear that the maximum voltage across D1a, D1b, D2b is  $V_0/2$ , whereas the maximum voltage across  $D_{2a}$  is  $V_0/4$ . This justifies the low voltage stress across diodes.



Figure. 14 Voltage Across Diode D<sub>1a</sub>

www.ijergs.org



Figure. 17 Voltage Across Diode D<sub>2b</sub>

Figure 18 and 20 show the voltage across switches  $S_1$  and  $S_2$  respectivelty. From the results it is clear that the maximum voltage across S1, S2 is  $V_0/4$ . This justifies the low voltage stress across switches.





# CONCLUSION

The proposed circuit was simulated in MTALAB/SIMULINK210a and the results were verified. For an input of 25V AC, a 325.33 V output was obtained. The input power factor obtained was approximately nearer to unity about 0.98 and THD found was 54%. The steady state analysis was done. The voltage Across semiconductor devices is low. The voltage stress Across switches is <sup>1</sup>/<sub>4</sub> th the output voltage and that of the diodes D1a D<sub>1b</sub>, D<sub>2b</sub> is  $V_0/2$  while that for diode D<sub>2a</sub> is  $V_0/4$ . Also a high gain output is obtained. Therefore the proposed circuit can be used at applications where a PFC and high gain are required.

www.ijergs.org

## **REFERENCES:**

1) R.Lakshmi Narayan, Sriramlakshmi, V.T. Sreelaksmi Comparison Of High Gain DC-DC Boost Converters, Proceedings of 21<sup>st</sup> IRF International Conference, 15<sup>th</sup> March 2015, Chennai, India,.

2) Yungtaek Jang, Milan M. Jovanovic 'Interleaved Boost Converter With IntrinsicVoltage-Doubler Characteristic for Universal-Line PFC Front End', IEEE Transactions On Power Electronics, Vol. 22, No. 4, July 2007

3) Ching-Tsai Pan, Chen-Feng Chuang Chia-Chi Chu, "A Novel Transformer-less Adaptable Voltage Quadrupler DC Converter with Low Switch Voltage Stress," IEEE TransActions On Power Electronics, Vol. 29, No. 9, September 2014

4) Ahmed M. Al Gabri, Esam H. Ismail, "Bridgeless PFC Modified SEPIC Rectifier with Extended Gain for Universal Input Voltage Applications," IEEE TransActions on Power Electronics

5) Dragon Maksimovic, Robert Erickson "Universal input, high power factor, boost doubler rectifiers" Applied Power Electronics Conference and Exposition, 1995. APEC '95. Conference Proceedings, 1995

6) Rectifiers for Power Factor Correction, Application Note, Vishay General Semiconductor

7) Fariborz Musavi , Wilson Eberle William G. Dunford "A High-Performance Single-Phase Bridgeless Interleaved PFC Converter for Plug-in Hybrid Electric Vehicle Battery Chargers" IEEE TransActions On Industry Applications, Vol. 47, No. 4, July/August 2011

8) Dylan Dah-Chuan Lu ,Wenfei Wang "Bridgeless Power Factor Correction Circuits with Voltage-Doubler Configurauration" IEEE PEDS 2011, Singapore, 5 - 8 December 2011

9) Bing Lu Ron Brown, Marco Soldano "Bridgeless PFC Implementation Using One Cycle Control Technique," APEC '05

Michel loughlin, "An interleaving PFC pre-regulator for high power converters", Application Note Texas Instruments
A.Ramesh Babu , Dr.T.A.Raghavendiran "Analysis of non-isolated two phase interleaved high voltage gain boost converter for PV application" 2014
International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT)

12) [12] H. M. Mallikarjuna Swamy, K.P.Guruswamy, Dr.S.P.Singh, "Design And Implementation Of Two Phase Interleaved Dc-Dc Boost Converter

Withdigital Pid Controller", International Journal of Electrical and Electronics Engineering (IJEEE) ISSN (PRINT):2231 -5284 Volume-3, Issue-1, 2013.