# **Review on Sigma-Delta Modulator**

Vedanta Kuri<sup>1</sup>, Dr. Abir Chattopadhyay<sup>2</sup>

Member IEEE<sup>1</sup>, vedanta.kuri@gmail.com<sup>1</sup>, Mobile-08017102017, Electronics and Communication Engineering Department<sup>1</sup>,

Adamas Institute of Technology, Barasat<sup>1</sup>

,FIETE<sup>2</sup> abir\_chattopadhyay@yahoo.co.in<sup>2</sup>, University Institute of Engineering and Management, Kolkata<sup>2</sup>

**Abstract**— In this paper detailed study of Sigma- Delta ( $\Sigma$ - $\Delta$ ) modulator has been discussed and analyzed. Low power  $\Sigma$ - $\Delta$  ADC for various applications has been discussed. Use of oversampling ratio in designing of  $\Sigma$ - $\Delta$  ADC for reduction of noise as well as for better resolution has been analyzed theoretically and practically.

Keywords— Sigma- Delta ( $\Sigma$ - $\Delta$ ) modulator, Oversampled ADC, Resolution.

## INTRODUCTION

Emergence of powerful digital signal processors implemented in CMOS VLSI technology creates the need for high-resolution analogto-digital converters that can be integrated in fabrication technologies optimized for digital circuits and systems. Depending on the ratio of sampling, the analog to digital converters can be divided into two categories. The first category is the Nyquist rate ADCs in which the input data is sampled at the Nyquist rate and the other type called oversampling ADCs, samples the signal at a rate much higher than the Nyquist rate.[1] The Block diagram of the Oversampling ADC is shown below.

## **Building Blocks of Oversampling ADC**



Fig. 1: Block Diagram of Oversampling ADC

# **OVERSAMPLING ADC**

ADC can be separated into categories depending on the rate of sampling. The first category samples the input at the Nyquist rate, or fN =2F, where F is the bandwidth of the signal and fN is the sampling rate. The second type samples the signal at a rate much higher than the signal bandwidth. This type of converter is called an oversampling converter. Traditionally, successive approximation or dual slope converters are used when high resolution is desired. However, trimming is required when attempting to achieve higher accuracy. Dual slope converters require high speed, high accuracy integrators. That is only available using a high fT bipolar process. To design a high-precision sample and hold is another factor that limits the realization of a high resolution ADC using these architectures. The oversampling ADC is able to achieve much higher resolution than the Nyquist rate converters. This is because digital signal processing techniques are used in place of complex and precise analog components. The accuracy of the converter does not depend on the component matching, precise sample –and –hold circuitry, or trimming, and only a small amount of analog circuitry is required. Switched capacitor implementations are easily achieved, and as a result of the high sampling rate, only simplistic anti-aliasing circuitry needs to be used. However because of the amount of time required to sample the input signal, the throughput is considerably less than the Nuquist rate ADCs.[1]

#### **BLOCK DIAGRAM**

The block diagram of Low power Sigma-Delta Modulator ADC is given below.



Fig 3. Second-order Sigma-Delta Modulator.

A comparative study of different Sigma-Delta modulator used for different applications designed and developed by different authors is shown below.

| Paper         | A 15 Bit 95 dB Low Power Discrete Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bandpass Sigma-Delta Modulator for Sensor                                                                                                                                                                                                                                                        | First-Order Continuous-Time Sigma-Delta                                                                                                                                                                                                                                                  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name          | Sigma Delta Modulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Signal Processing                                                                                                                                                                                                                                                                                | Modulator                                                                                                                                                                                                                                                                                |
| Authors       | <ol> <li>Mohammed ArifuddinSohel</li> <li>K. ChennaKeshava Reddy</li> <li>Syed Abdul Sattar</li> <li>Salma Jabeen</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1. Lukáš Fujcik<br>2. Radimír Vrba                                                                                                                                                                                                                                                               | <ol> <li>Yamei Li , San Jose State University,<br/>USA</li> <li>Lili He , San Jose State University, USA</li> </ol>                                                                                                                                                                      |
| Abstract      | In this paper high resolution low power<br>sigma delta modulator over 5MHz at a<br>sampling frequency of 1Ghz has been<br>developed in which Signal to Quantization<br>Noise Ratio (SQNR) of 95.3dB, leading to<br>a 15 bit resolution of the ADC. A very low<br>power consumption of 2.3mW at a supply<br>voltage of 1.8V is achieved in 0.18micron<br>CMOS technology. The 60 meter band or 5<br>MHz band is a relatively new amateur<br>radio band that is useful for disaster<br>management and this paper presents an<br>ADC that can be used for this band. | Here, system architecture for sensor signal digitization utilizing a band pass sigma-delta modulator in 5V 0.7µm CMOS technology has been implemented for impedance spectroscopy, capacitive pressure sensor measurement and wireless applications.                                              | In this paper first-order continuous-time<br>sigma-delta modulator in 0.18 um CMOS<br>technology that achieves a level of 60 dB<br>SNR has been designed which operates at<br>1.8 V supply voltage. It can accept input<br>signal bandwidth of 10 kHz with<br>oversampling ratio of 250. |
| Paper<br>Name | Sigma delta and multi-stage sigma delta<br>modulation with inside loop dithering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Modeling and design of novel architecture of<br>multibit switched-capacitor sigma-delta converter<br>with two-step quantization process                                                                                                                                                          | A Mixed-Signal Architecture of Channel<br>Select Filtering with Oversampled ADC for<br>Multi-Standard RFID Reader Receiver                                                                                                                                                               |
| Authors       | 1.W. Chou , AT&T Bell Lab.<br>2.Murray Hill, NJ, USA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.Lukas Fujcik , BUT FEEC, Udolni 53, CZ-602<br>00 Brno, Czech Republic<br>2.Jiri Haze , BUT FEEC, Udolni 53, CZ-602 00<br>Brno, Czech Republic<br>RadimirVrba , BUT FEEC, Udolni 53, CZ-602 00<br>Brno, Czech Republic<br>3.ThibaultMougel , South Queensferry, Edinburgh<br>EH30 9TG, Scotland | 1.Hin-Tat Chan<br>2.Hong Kong Univ. of Sci. & Technol.,<br>Hong Kong<br>3.Wenting Wang ; Chi Fung Lok ; Lau,<br>V.K. ; Chi-yingTsui ;                                                                                                                                                    |
| .067          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | www.ijergs.org                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                          |

| International Jon<br>ISSN 2091-2730 | urnal of Engineering Research and General                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Science Volume 3, Issue 5, September-October, 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 015                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Abstract                            | In this paper dithering inside the loop of<br>sigma-delta and multistage sigma-delta<br>modulators is studied. For a multistage<br>sigma-delta modulation system, inside-the-<br>loop dithering makes the quantization error<br>white for a system with three stages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | The two-step quantization technique was utilized<br>to design of sigma-delta modulator. Parameters of<br>decimation filter are derived from the<br>specifications of the overall sigma-delta<br>modulator. The architecture of switched-capacitor<br>(SC) sigma -delta modulator was designed with<br>sampling jitter, noise, and operational amplifier<br>parameters such as white noise, finite dc gain,<br>finite bandwidth, slew rate and saturation<br>voltages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | In this paper a highly reconfigurable mixed-<br>signal architecture for channel select<br>filtering with the help of oversampled delta-<br>sigma modulator is implemented which<br>allows the RFID reader to support multi-<br>standard operating environment with low<br>power consumption and silicon area for<br>single-chip implementation compared with<br>pure analog or digital channel select<br>filtering approach.                                                                                                                                                                                                                                                       |
| Paper<br>Name                       | Oversampled ADC based on pulse<br>frequency modulator and TDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 24-bit Low-Power Low-Cost Digital Audio<br>Sigma-Delta DAC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A Continuous Time Sigma Delta Modulator<br>With Operational Floating Integrator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Authors                             | <ol> <li>Hernandez, L.</li> <li>Electron. Technol. Dept., Carlos III Univ.,<br/>Madrid, Spain</li> <li>Gutierrez, E.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.LIU Yuyu<br>2.GAO Jun<br>3.YANG Xiaodong                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1.DragosDucu*, 2.AncaManolescu**<br>*Microchip Technology, Bucharest<br>Romania<br>E-mail: dragos.ducu@microchip.com<br>**"POLITEHNICA" University of<br>Bucharest<br>E-mail: ammanolescu@wahoo.com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Abstract                            | In this paper the ring oscillator is replaced<br>by a pulse frequency modulator (PFM) that<br>provides improved linearity at the expense<br>of feedback and analogue amplification is<br>proposed. Compared to the equivalent<br>continuous time sigma-delta modulators,<br>the PFM may be more tolerant to circuit<br>impairments. In addition, the output data of<br>the proposed architecture is a multibit<br>sequence through the use of a time-to-<br>digital converter TDC instead of a Flash<br>quantiser or a multibit digital-to-analogue<br>converter. A high dynamic range can be<br>achieved without severe constraints on<br>analogue mismatch or clock jitter.                                                                                                                                        | This paper presents a low-power low-cost 24-bit $\Sigma$ - $\Delta$ digital-to-analog converter (DAC) in which a 15-level quantizer, third-order, single-stage $\Sigma$ - $\Delta$ modulator is employed to reduce the passband quantization noise, relax the out-of-band filtering requirements, and enhance immunity to clock jitter for portable digital audio applications. A direct charge transfer switched-capacitor low-pass filter (DCT-SC LPF) is used to reconstruct the analog signal to reduce the kT/C noise and capacitor mismatch effect with a small increase of the power dissipation. The chip was fabricated in the SMIC 0.13 µm 1P5M CMOS process. The cell area of the digital part is 0.056 mm2 and the total area of the analog part is 0.34 mm2. The supply voltage is 1.2 V for the digital circuit and 3.3 V for the analog part is 3.5 mW. The audio DAC achieves a 100 dB dynamic range and an 84 dB peak signal-to-noise-plus-distortion ratio over a 20 kHz passband. | In this sigma delta convertor for<br>implementation of integrators in loop filter,<br>operational floating conveyors are<br>employed. The modulator is designed in<br>0.18um TSMC CMOS technology and<br>features low power consumption (<3mW),<br>low supply voltage (±1.8), and wide<br>dynamic range (>70db).                                                                                                                                                                                                                                                                                                                                                                   |
| Paper<br>Name                       | A high-performance accelerometer with a fifth-order sigma-delta modulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | First Order Sigma-Delta Modulator Of An<br>Oversampling Adc Design In Cmos Using<br>Floating Gate MOSFETS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Design Of First Order And Second Order<br>Sigma Delta Analog To Digital Converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Authors                             | 1.Yufeng Dong, 2.Michael Kraft, 3.Carsten<br>Gollasch and 4.William Redman-White                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ol> <li>Syam Prasad SBS Kommana</li> <li>Bachelor of Technology, Nagarjuna University,</li> <li>2001 December 2004</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1.Vineeta Upadhyay and 2.Aditi Patwa<br>Department of ECE, Amrita School of<br>Engineering, Bangalore, Karnataka, India.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Abstract                            | a micromachined accelerometer fabrication<br>is mentioned. The in-plane sensor with<br>fully differential structure has a mechanical<br>noise floor below 1 $\mu$ g Hz <sup>-1/2</sup> , static<br>sensitivity 16 pF g <sup>-1</sup> and resonant<br>frequency 325 Hz. FEM analyses are<br>performed to verify these key parameters.<br>The silicon-on-glass sensor is fabricated by<br>deep reactive ion etching (DRIE) and<br>anodic bonding. Compared with a second-<br>order electromechanical $\Sigma\Delta M$ , which only<br>uses the sensing element as a loop filter,<br>here it is cascaded with additional<br>electronic integrators to form a fifth-order<br>electromechanical $\Sigma\Delta M$ , which leads to<br>better signal to quantization noise ratio<br>(SQNR). This novel approach is analysed | A new architecture for a sigma-delta oversampling ADC in which the first order modulator is realized using the floating gate MOSFETs at the input stage of an integrator and the comparator has been implemented. The first order modulator is designed using an 8 MHz sampling clock frequency and implemented in a standard $1.5\mu$ m n-well CMOS process. The decimator is an off-chip sinc-filter and is programmed using the VERILOG and tested with Altera Flex EPF10K70RC240 FPGA board. The ADC gives an 8-bit resolution with a 65 kHz bandwidth.                                                                                                                                                                                                                                                                                                                                                                                                                                          | This paper presents the design of a first<br>order and second order single bit Sigma-<br>Delta Analog-to-Digital Converter (ADC)<br>which is realized using CMOS technology.<br>In this paper, a first Order and Second order<br>Sigma-Delta ADC is designed which<br>accepts an input signal of frequency 1 KHz,<br>an OSR of128, and 256 KHz sampling<br>frequency. It is implemented in a standard<br>90nm CMOS technology. The ADC<br>operates at 0.5V reference voltage. The<br>Design and Simulation of the Modulator is<br>done using H-spice. This paper firstly<br>elaborates Summer, Integrator, Comparator,<br>D-Latch and DAC which is integrated<br>together to form. |

| International Journal of Engineering Research and General Science Volume 3, Issue 5, September-October, 2015<br>ISSN 2091-2730 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                | and system level simulations are presented. A printed circuit board (PCB) prototype of this high-order $\Sigma\Delta M$ loop was built and tested.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Paper<br>Name                                                                                                                  | A 1.8-V digital-audio sigma-delta<br>modulator in 0.8-µm CMOS (1997)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Design of Low Power Sigma Delta ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Digital Power Amplification Using Sigma-<br>Delta Modulation and Bit Flipping                                                                                                                                                                                                                                                                                                                                                                                                     |
| Authors                                                                                                                        | <ol> <li>Shahriar Rabii , 2.Shahriar Rabii ,</li> <li>Bruce A. Wooley , 4.Shahriar Rabii ,</li> <li>Shahriar Rabii , 6.Bruce A. Wooley</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1Mohammed Arifuddin Sohel, 2.Chenna Kesava<br>Reddy, 3.Syed Abdul Sattar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1. Anthony J Macgrath, 2.Mark B. Sandler                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Abstract                                                                                                                       | Oversampling techniques based on sigma-<br>delta ( $\Sigma\Delta$ ) modulation offer numerous<br>advantages for the realization of high-<br>resolution analog-to-digital (A/D)<br>converters in a low-voltage environment.<br>This paper examines the design and<br>implementation of a CMOS $\Sigma\Delta$ modulator<br>for digital-audio A/D conversion that<br>operates from a single 1.8-V power supply.<br>A cascaded modulator that maintains a<br>large full-scale input range while avoiding<br>signal clipping at internal nodes is<br>intduced. The experimental modulator has<br>been designed with fully-differential<br>( $\Sigma\Delta$ )switched-capacitor integrators<br>employing different input and output<br>common-mode levels and boosted clock<br>drivers in order to facilitate low voltage<br>operation. Precise control of common-<br>mode levels, high power supply noise<br>rejection, and low power dissipation are<br>obtained through the use of two-stage,<br>class A/AB operational amplifiers. At a<br>sampling rate of 4 MHz and an<br>oversampling ratio of 80, an<br>implementation of the modulator in a 0.8-<br>µm CMOS technology with metal-to-<br>polycide capacitors and NMOS and PMOS<br>threshold voltages of +0.65-V and -0.75-V,<br>respectively, achieves a dynamic range of<br>99 dB at a Nyquist conversion rate of 50<br>kHz. The modulator can operate from<br>supply voltages ranging from 1.5 V to 2.5<br>V, occupies an active area of 1.5 mm 2,<br>and dissipates 2.5 mW from a 1.8-V<br>supply. | A Low power discrete time sigma delta ADC consisting of a second order sigma delta modulator and third order Cascaded Integrated Comb (CIC) filter is proposed. The second order modulator is designed to work at a signal band of 20K Hz at an oversampling ratio of 64 with a sampling frequency of 2.56 MHz. It achieves a signal to noise ratio of 85.2dB and a resolution of 14 bits. The CIC digital filter is designed to implement a decimation factor of 64, operating at a maximum sampling frequency of 2.56 MHz. A second order sigma delta modulator is implemented in 0.18micron CMOS technology using full custom design and the third order digital CIC decimation filter is implemented in verilog HDL. The complete Sigma Delta ADC, consisting of analog block of second order modulator and digital block of decimator consumes a total power 1.96mW. | A data conversion technique suitable for<br>digital power amplifiers (DPAs) is<br>described, based on a modified sigma-delta<br>modulator. The pulse-repetition frequency<br>(PRF) in the bit stream is reduced in order<br>to increase the efficiency in the power<br>output switching stage. The system offers<br>PRFs comparable to pulse-width-<br>modulation (PWM)-based DPAs, but with<br>higher linearity and more than a thirty-fold<br>reduction in bit-clock frequency. |

| Paper Name | Design and Development of Sigma-Delta | Linearization of Thermocouple Signals | Second Order Sigma-Delta Modulator-a |
|------------|---------------------------------------|---------------------------------------|--------------------------------------|
|            | Modulator                             |                                       | Linearizing unit of Thermocouple     |
|            |                                       | by ADC                                |                                      |
| 1          |                                       |                                       |                                      |

| International Journal of Engineering Research and General Science Volume 3, Issue 5, September-October, 2015<br>ISSN 2091-2730 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Authors                                                                                                                        | 1Lalita Yadav, 2Vedanta Kuri, 3Abir<br>Chattopadhyay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Vedanta Kuri Abir Chattopadhyay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Vedanta Kuri, Abir Chattopadhyay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Abstract                                                                                                                       | A low cost, highly resolution analog to<br>digital converter is being designed and<br>developed in our laboratory. Based on<br>characteristics, a comparative study of<br>different ADC is being made. Sigma delta<br>modulator has been chosen for its better<br>latency and throughput.                                                                                                                                                                                                                                                                                                                                                                                            | A novel linearizing circuit for linearization of<br>thermocouple signals by ADC has been designed<br>and developed. Sigma-Delta ADC has been<br>considered in this proposed simpler circuit.<br>Computational studies carried on material<br>gives satisfactory results for the thermocouple.                                                                                                                                                                                                                                                 | Linearization is necessary when sensors<br>produce voltage signal that are not linearly<br>related to the physical measurement. It is<br>the process of interpreting the signals from<br>the transducer and can be done either with<br>signal conditioning orthrough software.<br>Different linearization mechanisms are<br>available. In this paper a sigma delta ADC<br>[1-3] is used for linearization of<br>thermocouple signals. Thermocouple signal<br>are of Non-linear type. To convert Non-<br>linear form to linear form, a second order<br>sigma-delta ADC has been introduced and<br>developed for much better accuracy.<br>Computational analysis has been fulfilled<br>for J and K type thermocouple. |  |
| Paper Name                                                                                                                     | A low power Delta-Sigma Modulator<br>Using a Charge-Pump Integrator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Incremental Data Converters at Low<br>Oversampling Ratios                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A 12-bit 3.125 MHz Bandwidth 0–3 MASH<br>Delta-Sigma Modulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Authors                                                                                                                        | Alireza Nilchi, Student Member, David A<br>Johns, Fellow, IEEE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Trevor C. Caldwell, <i>Student Member, IEEE</i> , and David A. Johns, <i>Fellow, IEEE</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ahmed Gharbiya, <i>Member, IEEE</i> , and David A. Johns, <i>Fellow, IEEE</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Abstract                                                                                                                       | In this paper a low-power switched-<br>capacitor integrator based on a capacitive<br>charge-pump (CP) is presented. The 0.13<br>m CMOS prototype of the CP based ADC<br>achieves the same performance as a<br>conventional ADC while consuming 66%<br>lower OTA power in the front-end<br>integrator. The CP based modulator<br>realizes 87.8 dB SNDR, 89.2 dB SNR and<br>90 dB DR over a 10 kHz bandwidth with<br>148 W power consumption. The<br>conventional ADC has similar<br>performance but dissipates 241 W. The<br>energy required per conversion-step for<br>the CP based ADC (0.369 pJ/step) is<br>almost 40% lower than that of the<br>conventional ADC (0.607 pJ/step). | In this paper the use of incremental A/D converters<br>with low oversampling ratios is proposed.<br>Incremental A/D converters are able to achieve a<br>higher SQNR than delta-sigma modulators at<br>oversampling ratios below 4, allowing them to<br>operate as higher bandwidth converters with<br>medium resolution. The impact of removing the<br>input S/H, as well as analyzing their behaviour at<br>an OSR as low as 1 is explored. An eighth-order<br>cascaded incremental<br>A/D converter is analyzed and shown as an<br>example. | In this paper a 12-bit 0–3MASHdelta-sigma<br>modulator with a 3.125 MHz bandwidth in<br>a 0.18 m CMOS technology is<br>implemented. The modulator has an<br>oversampling ratio of 8 (clock frequency of<br>50 MHz) and achieves a peak SNDR of<br>73.9 dB (77.2 dB peak SNR) and consumes<br>24mWfrom a 1.8 V supply. For comparison<br>purposes, the modulator can be re-<br>configured as a single-loop topology where<br>a peak SNDR of 64.5 dB (66.3 dB peak<br>SNR) is obtained with 22 mW power<br>consumption. The energy required per<br>conversion step for the 0–<br>3MASHarchitecture (0.95 pJ/step) is less<br>than half of that required by the feedback<br>topology (2.57 pJ/step).                   |  |
| Paper Name                                                                                                                     | Combining Multipath and Single-Path<br>Time-Interleaved Delta-Sigma<br>Modulators                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | On The Implementation of Input-Feedforward<br>Delta–Sigma Modulators                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | A Time-Interleaved Continuous-Time $\Delta \Sigma$<br>Modulator With 20-MHz Signal Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Authors                                                                                                                        | Ahmed Gharbiya and David A. Johns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ahmed Gharbiya, <i>Student Member, IEEE</i> , and D. A. Johns, <i>Fellow, IEEE</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Trevor C. Caldwell, <i>Student Member, IEEE</i> , and David A. Johns, <i>Fellow, IEEE</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

1070

| International Journal of Engineering Research and General Science Volume 3, Issue 5, September-October, 201 | 5 |
|-------------------------------------------------------------------------------------------------------------|---|
| ISSN 2091-2730                                                                                              |   |

| Abstract   | Here single-path time-interleaved delta-<br>sigma modulators are analyzed and<br>evaluated. It is found that finite opamp<br>gain and bandwidth result in a mismatch<br>between the noise transfer functions of<br>the internal quantizers which degrades the<br>performance of the architecture. A hybrid<br>topology where the first stage uses<br>multiple integrators while the rest of the<br>modulator uses a single path of<br>integrators is proposed to mitigate the<br>mismatch problem.                                                                                                                                                                                                                                         | Here some practical issues on the implementation<br>of the input-feedforward delta–sigma modulators<br>has been proposed. First, the timing constraint<br>imposed by the input-feedforward path is identified<br>and a possible method to relax the constraint is<br>proposed. Second, the drawbacks of the analog<br>adder needed before the quantizer are explained<br>and a method to eliminate the adder is proposed.                                                                                                                                                                                                                                                                                                                    | In this paper the first implementation results<br>for a time-interleaved continuous-time<br>$\Delta \sum$ modulator is implemented. The<br>derivation of the time-interleaved<br>continuous-time $\Delta \sum$ modulator from a<br>discrete-time $\Delta \sum$ modulator is presented.<br>With various simplifications, the resulting<br>modulator has only a single path of<br>integrators, making it robust to DC offsets.<br>A time-interleaved by 2 continuous-time<br>third-order low-pass $\Delta \sum$ modulator is<br>designed in a 0.18- m CMOS technology<br>with an oversampling ratio of 5 at sampling<br>frequencies of 100 and 200 MHz.<br>Experimental results show that a signal-to-<br>noise-plus-distortion ratio (SNDR) of 57 dB<br>and a dynamic range of 60 dB are obtained<br>with an input bandwidth of 10 MHz, and an<br>SNDR of 49 dB with a dynamic range of 55<br>dB is attained with an input bandwidth of<br>20 MHz. The power consumption is 101<br>and 103 mW, respectively. |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Paper Name | High-Speed Oversampling Analog-To-<br>Digital Converters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Time-Interleaved Oversampling A/D Converters:<br>Theory and Practice                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Design and Analysis of Delta-Sigma Based<br>IIR Filters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Authors    | Ahmed Gharbiya, Trevor C. Caldwell,<br>And D. A. Johns<br>Department of Electrical and Computer<br>Engineering, University of Toronto<br>10 King's College Rd., Toronto, Ontario,<br>CANADA, M5S 3G4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Ramin Khoini-Poorfard, <i>Member</i> , <i>IEEE</i> , Lysander<br>B. Lim, <i>Member</i> , <i>IEEE</i> , and David A. Johns,<br><i>Senior Member</i> , <i>IEEE</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | David A. Johns, and David M. Lewis,<br>Member IEEE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Abstract   | This paper is mainly tutorial in nature and<br>discusses architectures for oversampling<br>converters with a particular emphasis on<br>those which are well suited for high<br>frequency input signal bandwidths. The<br>first part of the paper looks at various<br>architectures for discrete-time modulators<br>and looks at their performance when<br>attempting high speed operation. The<br>second part of this paper presents some<br>recent advancement in time-interleaved<br>oversampling converters. The next section<br>describes the design and challenges in<br>continuous-time modulators. Finally,<br>conclusions are made and a brief<br>summary of the recent state of the art of<br>high-speed converters is presented. | In this paper, the design procedure and practical issues regarding the realization of time-interleaved oversampling converters are presented. Using the concept of block digital filtering, it is shown that arbitrary $\Delta \Sigma$ topologies can be converted into corresponding time-interleaved structures. Practical issues such as finite op amp gain, mismatching, and dc offsets are addressed, analyzed and practical solutions to overcome some of these problems are discussed. To verify the theoretical results, a discrete-component prototype of a second-order time-interleaved $\Delta \Sigma$ analog/digital (A/D) converter has been implemented and the design details as well as experimental results are presented. | This paper presents design techniques for IIR filters operating on oversampled delta-<br>sigma ( $\Delta\Sigma$ ) modulated signals. It is shown that $\Delta\Sigma$ -based IIR filters can be efficiently realized by eliminating all multibit multipliers through the use of re-modulating internal filter states. As well, noise results are presented showing that linear noise analysis gives excellent predictions of the noise performance over the frequency band of interest. Finally it is shown that latency and computational complexity can be reduced in some VLSI applications where digital representations of analog signals exists using oversampled $\Delta\Sigma$ converters.                                                                                                                                                                                                                                                                                                           |
| Paper Name | Analysis of a sigma delta modulator with<br>a multi-level quantizer and single-bit<br>feedback.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A low power continuous time band pass sigma delta modulator using linearity enhanced OTA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Stable Delta-Sigma Modulator with Signal<br>Dependent Forward Path Gain for Industrial<br>Applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Authors    | <ol> <li>S.J. Park , Dept. of Electr. Eng.,<br/>Stanford Univ., CA, USA</li> <li>R.M. Gray , Dept. of Electr. Eng.,<br/>Stanford Univ., CA, USA</li> <li>W. Chou , Electron. Res. Lab.,<br/>Salisbury, SA, Australia</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.Sohel, M.A. ;<br>2.Keshava Reddy, K.C. ;<br>3. Naaz, M. ;<br>4. Naseeb, M.A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <ol> <li>K. Diwakar,</li> <li>K. Aanandha Saravanan,</li> <li>C. Senthilpari</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| Abstract | Quantization error of the single-loop<br>single-stage sigma-delta modulator with a<br>multilevel quantizer and single-bit<br>feedback has been analysed. | In this paper a low power continuous-time<br>bandpass fourth order sigma delta modulator over 5<br>MHz band has been implemented which is<br>operating at a Sampling Frequency of 280MHz.<br>Source degeneration technique is used to linearized<br>the operational transconductance amplifier (OTA).<br>It is observed that Signal to Quantization Noise<br>Ratio (SQNR) with a non-linear OTA is of 46.6dB<br>and it is 55.07dB with a Source degenerated OTA<br>showing a marked increase of 1.5 bits(9 dB) in<br>resolution of modulator. Further, optimum<br>transistor sizing leads to a very low power<br>consumption of 10.9mW and a figure of merit of<br>2.445pJ/bit. | In this paper stable Delta-Sigma Modulator<br>with Signal Dependent Forward Path Gair<br>has been discussed. The existing second<br>order, single stage, single bit, unity<br>feedback gain, discrete DSM cannot be<br>used for the normalized full range (-1 to +1)<br>of an input signal since the DSM becomes<br>unstable when the input signal is above<br>$\pm 0.55$ . The stability is also not guaranteed<br>for input signals of amplitude less that<br>$\pm 0.55$ . In the present paper, the above<br>mentioned second order DSM is modified<br>with input signal dependent forward path<br>gain. The proposed DSM is suitable for<br>industrial applications where one needs the<br>digital representation of the analog input<br>signal, during each sampling period. The<br>proposed DSM can operate almost for the<br>full range of input signals (-0.95 to +0.95)<br>without causing instability, assuming that<br>the second integrator output should no |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | the second integrator output should no exceed the circuit supply voltage, $\pm 15$ Volts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# CONCLUSION

Sigma-delta ADCs and DACs have proliferated into many modern applications including measurement, voice band, audio, etc. The technique takes full advantage of low cost CMOS processes and therefore makes integration with highly digital functions such as practical applications in DSP. Modern techniques such as the multi-bit data scrambled architecture minimize problems with idle tones which plagued early  $\Sigma$ - $\Delta$  products. Resolutions up to 24-bits are currently available and the requirements on analog anti-aliasing /anti-imaging filters are greatly relaxed due to oversampling. The internal digital filter in audio  $\Sigma$ - $\Delta$  ADCs can be designed for linear phase, which is a major requirement in those applications. High resolution  $\Sigma$ - $\Delta$  ADCs designed for measurement applications, the digital filter is generally designed so that zeros occur at the mains frequencies of 50 Hz and 60 Hz.

Many  $\Sigma$ - $\Delta$  converters offer a high level of user programmability with respect to output data rate, digital filter characteristics, and selfcalibration modes. Multichannel  $\Sigma$ - $\Delta$  ADCs are now available for data acquisition systems, and most users are well-educated with respect to the settling time requirements of the internal digital filter in these applications.[1]

#### **REFERENCES:**

- [1] Lalita Yadav, Vedanta Kuri, Abir Chattopadhyay, "Design and Development of Sigma-Delta Modulator",IJECT-VOL V ISSUE SPL II, JAN TO MARCH. 2014, ISSN : 2230-7109 (Online) | ISSN : 2230-9543 (Print)
- [2] Vedanta Kuri, Abir Chattopadhyay, "Second Order Sigma-Delta Modulator-a Linearizing unit of Thermocouple", IJEECE-ISSN:0975-4814(Print),2014
- [3] Ahmed Gharbiya, a student member, IEEE, and David A. Johns, Fellow, IEEE, "On The Implementation Of Input Feed Forward Delta Sigma Modulation", IEEE Transaction Circuits and systems, Express Briefs, Vol. 53, No. 6, June 2006.
- [4] Aliriza Nilchi, a student member, IEEE, and David A.Johns, Fellow, IEEE, "A Low Power Delta Sigma Modulation Using A Charge Pump Integrator", IEEE Transaction Circuits and systems- Regular Papers, vol. 60, No. 5, May 2013.
- [5] Ahmed Gharbiya, a student member, IEEE, and David A. Johns, Fellow, IEEE, "On The Implementation Of Input Feed Forward Delta Sigma Modulation", IEEE Transaction Circuits and systems, Express Briefs, Vol. 53, No. 6, June 2006.
- [6] Sohel, M.A.; Muffakham Jah Coll. of Eng. & Tech., Hyderabad, India; Reddy, K.C.K.; Sattar, S.A.; Jabeen, S., "A 15 Bit 95 dB Low Power Discrete Time Sigma Delta Modulator", International Conference on Computing Sciences (ICCS), 2012,Page(s):245 - 248, Print ISBN:978-1-4673-2647-6, INSPEC Accession Number:13221218, Conference Location :Phagwara DOI:10.1109/ICCS.2012.1, Publisher:IEEE
- [7] Sohel, M.A.; ECED, Muffakham Jah Coll. of Eng. & Technol., Hyderabad, India; Keshava Reddy, K.C.; Naaz, M.; Naseeb, M.A., Microelectronics and Electronics (PrimeAsia), "A low power continuous time band pass sigma delta modulator using linearity enhanced OTA", 2013 IEEE Asia Pacific Conference on Postgraduate Research in ,Page(s):1 6 ,Print ISBN:978-1-4799-2750-0,INSPECAccessionNumber:14080008,ConferenceLocation:Visakhapatnam, DOI:10.1109/PrimeAsia.2013.6731168,Publisher:IEEE
- [8] Fujcik, L. ; Dept. of Microelectron., Brno Univ. of Technol., Brno ; Vrba, R. , "Bandpass Sigma-Delta Modulator for Sensor Signal Processing", Fourth International Conference on Systems, 2009. ICONS '09., Page(s):179 - 183 ,E-ISBN :978-0-7695-3551-7 , Print ISBN:978-1-4244-3469-5 ,INSPEC Accession Number:10665837 ,DOI:10.1109/ICONS.2009.38 ,Publisher:IEEE

- [9] K. DIWAKAR, C. SENTHILPARI and AJAY KUMAR SINGH, "Highly Stable Delta-Sigma Modulator for industrial applications", IEICE Electron.Express, Vol.5, No.15, pp.530-536, (2008) [CrossRef]
- [10] Yamei Li and Lili He. San Jose State University. Department of Electrical Engineering. San Jose, CA. "First-order Continuous-time Sigma-delta Modulator". 8th International Symposium on Quality Electronic Design, 2007. ISQED '07. Page(s):229 – 232,Print ISBN:0-7695-2795-7 ,INSPEC Accession Number:9454490 ,DOI:10.1109/ISQED.2007.77 ,Publisher:IEEE
- [11] Chou, W. ; AT&T Bell Lab., Murray Hill, NJ, USA, "Sigma delta and multi-stage sigma delta modulation with inside loop dithering", International Conference on Acoustics, Speech, and Signal Processing, 1991. ICASSP-91., 1991, Page(s):1953 1956 vol.3 , ISSN :1520-6149 ,Print ISBN:0-7803-0003-3, INSPEC Accession Number:4169218 .DOI:10.1109/ICASSP.1991.150771, Publisher:IEEE
- [12] Fujcik, L.; BUT FEEC, Udolni 53, CZ-602 00 Brno, Czech Republic; Haze, J.; Vrba, R.; Mougel, T., "Modeling and design of novel architecture of multibit switched-capacitor sigma-delta converter with two-step quantization process", International Conference on Networking, International Conference on Systems and International Conference on Mobile Communications and Learning Technologies, 2006. ICN/ICONS/MCL 2006. ,Page(s):186 ,Print ISBN:0-7695-2552-0 ,DOI:10.1109/ICNICONSMCL.2006.149,Publisher:IEEE
- [13] Hin-Tat Chan ; Hong Kong Univ. of Sci. & Technol., Hong Kong ; Wenting Wang ; Chi Fung Lok ; Lau, V.K. more authors, "A Mixed-Signal Architecture of Channel Select Filtering with Oversampled ADC for Multi-Standard RFID Reader Receiver", Published in: IEEE International Conference on RFID, 2007. Page(s):108 114 ,E-ISBN :1-4244-1013-4 ,Print ISBN:1-4244-1013-4 ,INSPEC Accession Number:9702158 ,DOI:10.1109/RFID.2007.346157 ,Publisher:IEEE
- [14] Hernandez L.; Electron. Technol. Dept., Carlos III Univ., Madrid, Spain; Gutierrez E., "Oversampled ADC based on pulse frequency modulator and TDC", Published in:Electronics Letters (Volume:50, Issue: 7), Page(s):498 - 499, ISSN :0013-5194 ,INSPEC Accession Number:14181196, DOI:10.1049/el.2013.3006, Date of Current Version :03 April 2014, Issue Date :March 27 2014, Sponsored by :Institution of Engineering and Technology, Publisher:IET
- [15] Liu, Yuyu; Gao, Jun; Yang, Xiaodong, "24-bit Low-Power Low-Cost Digital Audio Sigma-Delta DAC", TSINGHUA SCIENCE AND TECHNOLOGY, ISSN:1007-0214,12/17, pp74-82, Volume16, Number1, February 2011
- [16] Ducu, D.; Manolescu, A., "A Continuous Time Sigma Delta Modulator With Operational Floating Integrator", 2012 International Semiconductor 10.1109/SMICND.2012.6400729
- [17] Yufeng Dong, Michael Kraft, Carsten Gollasch and William Redman-White, "A high-performance accelerometer with a fifthorder sigma-delta modulator", TB, RM, JMM/190438, 30/03/2005 INSTITUTE OF PHYSICS PUBLISHING JOURNAL OF MICROMECHANICS AND MICROENGINEERING, J. Micromech. Microeng. 15 (2005) 1–8, doi:10.1088/0960-1317/15/0/000
- [18] Syam Prasad SBS Kommana, Bachelor of Technology, Nagarjuna University, "First Order Sigma-Delta Modulator Of An Oversampling Adc Design In Cmos Using Floating Gate MOSFETS", 2001 December 2004,
- [19] Vineeta Upadhyay and Aditi Patwa ,Department of ECE, Amrita School of Engineering, Bangalore, Karnataka, India., "Design Of First Order And Second Order Sigma Delta Analog To Digital Converter", International Journal of Advances in Engineering & Technology, July 2012. ©IJAET ,ISSN: 2231-1963
- [20] Rabii, S.; Center for Integrated Syst., Stanford Univ., CA, USA; Wooley, B.A., "A 1.8-V digital-audio sigma-delta modulator in 0.8-µm CMOS (1997)", Published in:Solid-State Circuits, IEEE Journal of (Volume:32, Issue: 6), Page(s):783 – 796, ISSN :0018-9200, INSPEC Accession Number:5598329, DOI:10.1109/4.585245 Date of Publication :Jun 1997, Date of Current Version :06 August 2002 Issue Date :Jun 1997, Sponsored by :IEEE Solid-State Circuits Society, Publisher:IEEE.
- [21] 1Mohammed Arifuddin Sohel, 2K. Chenna Kesava Reddy, 3Syed Abdul Sattar, "Design of Low Power Sigma Delta ADC", International Journal of VLSI design & Communication Systems (VLSICS) Vol.3, No.4, August 2012
  - 1. Anthony J Macgrath, 2.Mark B. Sandler, "Digital Power Amplification Using Sigma-Delta Modulation and Bit Flipping", JAES Volume 45 Issue 6 pp. 476-487; June 1997
- [22] Nilchi, A.; Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada; Johns, D.A., "A low power Delta-Sigma Modulator Using a Charge-Pump Integrator", IEEE Transactions on Circuits and Systems I: Regular Papers, (Volume:60 , Issue: 5), Page(s):1310 - 1321, ISSN :1549-8328, INSPEC Accession Number:14159165, DOI:10.1109/TCSI.2012.2220462 ,Date of Publication :21 December 2012, Date of Current Version :24 April 2013, Issue Date : May 2013, Sponsored by :IEEE Circuits and Systems Society, Publisher:IEEE.
- [23] Caldwell, T.C.; Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada; Johns, D.A., "Incremental Data Converters at Low Oversampling Ratios", IEEE Transactions on Circuits and Systems I: Regular Papers, (Volume:57, Issue: 7), Page(s):1525 - 1537, ISSN :1549-8328, INSPEC Accession Number:11416856, DOI:10.1109/TCSI.2009.2034879, Date of Publication :31 December 2009, Date of Current Version :19 July 2010, Issue Date :July 2010, Sponsored by :IEEE Circuits and Systems Society, Publisher:IEEE.
- [24] Gharbiya, A.; Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON; Johns, D.A., "A 12-bit 3.125 MHz Bandwidth 0–3 MASH Delta-Sigma Modulator", 34th European Solid-State Circuits Conference, 2008. ESSCIRC 2008., Date of Conference:15-19 Sept. 2008, Page(s):206 - 209, ISSN :1930-8833, E-ISBN :978-1-4244-2362-0, Print ISBN:978-1-4244-2361-3, INSPEC Accession Number:10394723, Conference Location : Edinburgh, DOI:10.1109/ESSCIRC.2008.4681828 ,Publisher:IEEE.
- [25] Gharbiya, A.; Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON; Johns, D.A., "Combining Multipath and Single-Path Time-Interleaved Delta-Sigma Modulators", IEEE Transactions on Circuits and Systems II: Express Briefs, (Volume:55, Issue: 12), Page(s):1224 - 1228, ISSN :1549-7747, INSPEC Accession Number:10362596 ,DOI:10.1109/TCSII.2008.2008062, Date of Publication : Dec. 2008, Date of Current Version : 22 December 2008, Issue Date : Dec. 2008, Sponsored by : IEEE Circuits and Systems Society, Publisher:IEEE.
- [26] Gharbiya, A.; Dept. of Electr. & Comput. Eng., Toronto Univ., Ont.; Johns, D.A., "On The Implementation of Input-Feedforward Delta-Sigma Modulators", IEEE Transactions on Circuits and Systems II: Express Briefs, (Volume:53, Issue: 6), Page(s):453 - 457, ISSN :1549-7747, INSPEC Accession Number:8954931, DOI:10.1109/TCSII.2006.873829, Date of Publication :June 2006, Date of Current Version :19 June 2006, Issue Date :June 2006, Sponsored by :IEEE Circuits and Systems Society, Publisher:IEEE.

- [27] Caldwell, T.C. ; Dept. of Electr. & Comput. Eng., Toronto Univ., Ont. ; IEEE Journal of Johns, D.A., "A Time-Interleaved Continuous-Time ∆∑ Modulator With 20-MHz Signal Bandwidth", Solid-State Circuits, (Volume:41, Issue: 7), Page(s): 1578 - 1588, ISSN :0018-9200, INSPEC Accession Number:9010804, DOI:10.1109/JSSC.2006.873889, Date of Publication :,July 2006, Date of Current Version :26 June 2006, Issue Date :July 2006, Sponsored by :IEEE Solid-State Circuits Society ,Publisher:IEEE.
- [28] AHMED GHARBIYA, TREVOR C. CALDWELL, AND D. A. JOHNS, "High-Speed Oversampling Analog-To-Digital Converters", International Journal of High Speed Electronics and Systems, 2005
- [29] Khoini-Poorfard, R. ; Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada ; Lim, L.B. ; Johns, D.A., "Time-Interleaved Oversampling A/D Converters: Theory and Practice", IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, (Volume:44, Issue: 8), Page(s):634 - 645, ISSN :1057-7130, INSPEC Accession Number:5682870 ,DOI:10.1109/82.618037, Date of Publication :Aug 1997, Date of Current Version :06 August 2002, Issue Date :Aug 1997 ,Sponsored by :IEEE Circuits and Systems Society, Publisher:IEEE.
- [30] Johns, D.A.; Dept. of Electr. Eng., Toronto Univ., Ont., Canada; Lewis, D.M., "Design and Analysis of Delta-Sigma Based IIR Filters", IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, (Volume:40, Issue: 4), Page(s):233 240, ISSN :1057-7130, INSPEC Accession Number: 4492213, DOI:10.1109/82.224314, Date of Publication :Apr 1993, Date of Current Version :06 August 2002, Issue Date :Apr 1993, Sponsored by : IEEE Circuits and Systems Society, Publisher:IEEE.
- [31] Sang Ju Park ; Dept. of Electr. Eng., Stanford Univ., CA, USA ; Gray, R.M. ; Chou, W., "Analysis of a sigma delta modulator with a multi-level quantizer and single-bit feedback.", International Conference on Acoustics, Speech, and Signal Processing, 1991. ICASSP-91., 1991 ,Date of Conference:14-17 Apr 1991 ,Page(s):1957 - 1960 vol.3 ,ISSN : 1520-6149 ,Print ISBN: 0-7803-0003-3 ,INSPEC Accession Number:4169219 ,Conference Location : Toronto, Ont. ,DOI:10.1109/ICASSP.1991.150773 ,Publisher:IEEE .
- [32] Sohel, M.A.; ECED, Muffakham Jah Coll. of Eng. & Technol., Hyderabad, India; Keshava Reddy, K.C.; Naaz, M.; Naseeb, M.A., "A low power continuous time band pass sigma delta modulator using linearity enhanced OTA", Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia), 2013 IEEE, Date of Conference: 19-21 Dec. 2013, Page(s):1 6, Print ISBN:978-1-4799-2750-0, INSPEC Accession Number:14080008, Conference Location :Visakhapatnam, DOI: 10.1109/PrimeAsia.2013.6731168, Publisher:IEEE.
- [33] W.L. Lee, C.G. Sodini,"A Topology for Higher-Order Interpolative Coders", ISCAS PROC. 1987.
- [34] P.F. Ferguson, Jr., A. Ganesan, R. W. Adams, "One-Bit Higher Order Sigma-Delta A/D Converters", ISCAS PROC. 1990, Vol. 2, pp. 890-893.
- [35] Wai Laing Lee, "A Novel Higher Order Interpolative Modulator Topology for High Resolution Oversampling A/D Converters, MIT Masters Thesis, June 1987.
- [36] R. W. Adams, "Design and Implementation of an Audio 18-Bit Analogto-Digital Converter Using Oversampling Techniques", J. Audio Engineering Society, Vol. 34, March 1986, pp. 153-166.
- [37] P. Ferguson, Jr., A. Ganesan, R. Adams, et. al., "An 18-Bit 20-kHz Dual Sigma-Delta A/D Converter", ISSCC Digest of Technical Papers, February 1991.
- [38] Robert Adams, Khiem Nguyen, Karl Sweetland, "A 113 dB SNR Oversampling DAC with Segmented Noise- Shaped Scrambling", ISSCC Digest of Technical Papers, Vol. 41, 1998, pp. 62, 63, 413. (describes a segmented audio DAC with data scrambling).
- [39] Vedanta Kuri, Abir Chattopadhyay, "Linearization of Thermocouple Signals by ADC", ISSN: 2348-3385, International Journal: Adamas Technical Review, Vol. 1, No. 1, July 2014.
- [40] [41] 1. K. Diwakar, 2.K. Aanandha Saravanan, 3. C. Senthilpari, "Stable Delta-Sigma Modulator with Signal Dependent Forward
- [41] Path Gain for Industrial Applications", International Journal of Electrical, Computer, Energetic, Electronic and Communication
- [42] Engineering Vol:8, No:9, 2014.